This integrated circuit is intended for GPS receiver applications. The dual
conversion design is implemented in NXP’s low–cost high performance
MOSAIC 3™ silicon bipolar process and is packaged in a low–cost surface mount LQFP–48 package. In addition to the mixers, a VCO, a PLL and a loop filter are
integrated on–chip. Output IF is nominally 9.5 MHz.
Archived content is no longer updated and is made available for historical reference only.